

# **FPGA Course for Scientists**

by Pau Gómez & Red Pitaya in partnership with AMD University Program

| 0.000 ns | 200.000 ns | 400.000 ns | 600.000 ns | 800.000 ns | 1,000.000 ns | 1,200.00 | 0 ns 1,400.00 | 0 ns 1 | ,600.000 ns      | 1,800.000 ns |
|----------|------------|------------|------------|------------|--------------|----------|---------------|--------|------------------|--------------|
|          |            |            |            |            |              |          |               |        | <b>NULLULULU</b> |              |
|          |            |            |            |            |              |          |               |        |                  |              |
| 00       | 40         | 44         | 48         | 4c         | <u>50 X</u>  | 54       | 58            | X      | 5c               | 60           |
|          |            |            |            |            |              |          |               |        | 0                |              |
|          |            |            |            |            |              |          |               |        |                  |              |
|          | Π          |            |            |            |              |          |               |        |                  |              |
| 0000000  | 63ab3£39   | c5431482   | £562a0ee   | 1fb2cc08   | 005439b0     | 066071c1 | a07955c1      | 2e04   | 147bb 091        | 2e172 5      |
| ( f      |            |            |            |            |              |          |               |        |                  |              |
|          |            |            |            |            |              |          |               |        |                  |              |
|          | 1          |            |            |            |              |          |               |        |                  |              |

## About this Course

FPGA Course for Scientist is a collection of hands-on FPGA programming lectures for scientists without (or very basic) experience in FPGA programming. The intent is to provide simple, functional and open - source examples, which incrementally incorporate new FPGA programming concepts. This course speeds up the initial learning curve and, after its completion, the attendees will be able to create their own FPGA designs that interface with digital & analog IOs.

# About the Instructor

Pau Gómez is a physicist (PhD) and FPGA developer specializing in Quantum Physics and high-speed Digital Electronics. He designs FPGA logic for Quantum Key Distribution and has extensive experience with quantum applications in computing, communications, and sensing.

Proficient in Zynq SoC (e.g., Red Pitaya), Zynq Ultrascale SoC, and Zynq Ultrascale RFSoC platforms, Pau combines his technical expertise with a passion for FPGA development. He also works as a freelance FPGA tutor, sharing his knowledge and skills with others in the field.

# **Topics Covered**

- Red Pitaya as a an open-source software-defined instrument
- Xilinx Zynq (FPGA chipset), Vivado (FPGA development environment), PYNQ (Python runtime configuration environment)
- VHDL/Verilog development
- Behavioral simulation
- Digital IOs
- Analog IOs (high-speed DAC / ADC)
- Advanced signal processing (DDS, DMA...)

**RED PITAYA d.o.o**., Velika pot 22, 5250 Solkan, Slovenia Registration No.: 6428797000, VAT: Sl26833921 Email: info@redpitaya.com, Webpage: www.redpitaya.com



#### **Duration & Schedule**

18 hours split into 3-hour sessions each Thursday 3 pm – 6 pm CET, starting with September 26th.\* Apart from the weekly sessions, participants are also expected to work on the assignments in their own time.

Sessions will be recorded.

# Who is this course for?

Scientists and engineers with interest for high-speed digital electronics and who can benefit from custom signal generation and acquisition logic.

#### Available places

10

#### **Required Hardware**

- PC/Laptop (Windows, Mac OS, Linux)
- STEMlab 125-14 Starter Kit
- Micro-USB cable
- SMA cable (x2)
- Oscilloscope
- BNC-to-SMA converter (x2)

## **Course Format**

100% remote.

For code compilation (Vivado IDE requires huge computational resources), a preconfigured remote Linux server will be made available for each participant. Hosting and pre-configuration of remote servers are included in the price of the course.

Initial instructions for remaining hardware configurations will be delivered in advance (min 2 weeks before starting the course).



#### Syllabus

# Week 1 (3 hours)

- Introduction to Red Pitaya
- o Using Red Pitaya as an instrument
- o Controlling Red Pitaya remotely using Jupyter Notebooks and Python
- Assignment (I):

## • Week 2 (3 hours)

- Review of Assignment (I)
- Introduction to FPGA architecture and development tools
- Vivado project creation and inclusion of custom HDL modules
- Code compilation (Synthesis & Implementation & Bitstream generation)
- Code deployment on FPGA and runtime configuration
- Assignment (II): FPGA pendulum wave
- Week 3 (3 hours)
  - Review of Assignment (II)
  - Behavioral simulation
  - Assignment (III): PWM

## • Week 4 (3 hours)

- Review of Assignment (III)
- High-speed ADC/DAC
- Analog Echo
- Assignment (IV): Waveform Generator

#### • Week 5 (3 hours)

- Review of Assignment (IV)
- Assignment (V): DDS
- Week 6 (3 hours)
  - Review of Assignment (V)
  - o DMA transfer, long custom waveform generation & acquisition
  - Assignment (VI): Waveform decimation